

# Gowin FPGA Products Slave SPI Configuration Manual

# **Slave SPI Configuration Mode**

Before start, please refer to the section of SSPI, <u>UG290, Gowin FPGA Products Pragramming Configuration Manual</u>.

In the slave SPI mode, FPGA is as the attached device. The Gowin FPGA products are configured by the external Host via SPI.

### Table 1 SSPI Mode Pins

| Pin Name   | I/O                      | Description                                                                                                                                                                        |  |
|------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RECONFIG_N | I, internal weak pull-up | Low level pulse: Clear SRAM and Start GowinCONFIG from external and internal storage configuration Note!  Programming in hang and high level.                                      |  |
| READY      | 0                        | High level: The device can currently be programmed and configured.  Low level: Programming configuration for the device is prohibited.  Note!  Programming in hang and high level. |  |
| DONE       | 0                        | High level: Device successfully programmed and configured. Low level: Programming or configuration failed. Note! Programming in hang and high level.                               |  |
| MODE[2:0]  | I, internal weak pull-up | MODE=001 refers to SSPI configuration mode, READY rising edge sampling.                                                                                                            |  |
| SCLK       | 1                        | Input clock.                                                                                                                                                                       |  |
| CLKHOLD_N  | I, internal weak pull-up | High level: SPI operation corresponding to SCLK is valid.<br>Low level: SPI operation corresponding to SCLK is invalid.                                                            |  |
| SO         | 0                        | Output data.                                                                                                                                                                       |  |
| SI         | 1                        | Input data.                                                                                                                                                                        |  |
| SSPI_CS_N  | I, internal weak pull-up | Enable signal, active level.                                                                                                                                                       |  |

www.gowinsemi.com 1(7)



The connection diagram for configuring the GW1N series of FPGA products via SSPI is shown in Figure 1.

Figure 1: SSPI Configuration Mode Connection Diagram



#### Note!

Figure 1 shows the minimum system diagram of the SSPI MODE. The value of the SSPI MODE is "001".

**Figure 2: SSPI Configuration Timing** 



### Note!

Data input please confirm to MSB (Most Significant Bit First).

www.gowinsemi.com 2(7)



**Table 2: SSPI Configuration Timing Parameters** 

| Name                    | Description                                    | Min.   | Max.  |
|-------------------------|------------------------------------------------|--------|-------|
| T <sub>sclkp</sub>      | SCLK clock period                              | 15 ns  | -     |
| T <sub>sclkh</sub>      | SCLK clock high time                           | 7.5 ns | -     |
| T <sub>sclkl</sub>      | SCLK clock low time                            | 7.5 ns | -     |
| T <sub>sspis</sub>      | SSPI PORT setup time                           | 2 ns   | -     |
| T <sub>sspih</sub>      | SSPI PORT hold time                            | 0 ns   | -     |
| T <sub>sclkftco</sub>   | Time from SCLK falling edge to output          | -      | 10 ns |
| T <sub>sclkftcx</sub>   | Time from SCLK falling edge to high impedance  | -      | 10 ns |
| T <sub>csnhw</sub>      | CSN high time                                  | 25 ns  | -     |
| T <sub>readytcsl</sub>  | Time from READY rising edge to CSN low         | TBD    |       |
| T <sub>readytsclk</sub> | Time from READY rising edge to first SCLK edge | TBD    | -     |

#### Note!

Other than the power requirements, the following conditions need to be met to use the SSPI configuration mode:

- Enable SSPI port.
- Set RECONFIG\_N as "NON-RECOVERY".
- Initiate new program.
- Power-on again or provide one low pulse on programming pin RECONFIG\_N.

# **Configuration Process**

In Slave SPI mode, only the SRAM can be configured via SPI or by reading the ID information on ID CODE\USER CODE\STATUS CODE in the SRAM. Flash or external memory devices cannot be configured.

www.gowinsemi.com 3(7)



Start Transfer Read ID Code Check Instruction ID Code (0x11 & 3 Bytes) Read ID Code (4Bytes) Transfer Config Enable Instruction Match? End (0x15) Transfer Write Instruction (0x3B) Transfer Data Transfer Config Disable Instruction (0x3A)

Figure 3: Process Schematic for the SSPI Configuration FPGA SRAM

www.gowinsemi.com 4(7)



# **Instruction and Timing**

An instruction includes four bytes, which consist of one instruction byte and three information bytes. If no information byte is specified, the information byte may be replaced by 0x0 or 0xFF.

### Config Enable (0x15)

Before configuring the SRAM (write features), enter the programe mode using the Write Enable (0x15) instruction to receive write data WriteData (0x3B) instructions.

Figure 4: Write Enable (0x15) Timing



#### Note!

SCLK dirve rule. In CS high level, more than two clocks are needed to give SCLK to dirive FPGA to recognize CS signal. Sending other instructions also confirm to this rule.

### Write Data (0x3B)

The fs file is sent directly to the FPGA device following the WriteData(0x3B) instruction.

Figure 5: Write Enable (0x3B) Timing



www.gowinsemi.com 5(7)



## Config Disable (0x3A)

After sending the data, exit the program mode using Write Disable. After exiting, the device can be awakened to start working.

Figure 6: Config Disable (0x3A) Timing



www.gowinsemi.com 6(7)



# Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below.

Website: <a href="mailto:www.gowinsemi.com">www.gowinsemi.com</a>
E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a>

Tel: 00 86 0755 82620391

# **Revision History**

| Date       | Version | Description                                                                                  |
|------------|---------|----------------------------------------------------------------------------------------------|
| 04/14/2017 | 1.0E    | Initial version published.                                                                   |
| 12/06/2017 | 1.1E    | Process schematic of SSPI configuration FPGA SRAM updated and instruction information added. |
| 10/10/2018 | 1.2E    | Description of CS and instruction added.                                                     |

www.gowinsemi.com 7(7)

### Copyright©2019 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

#### **Disclaimer**

GOWINSEMI®, LittleBee®, Arora™, and the GOWINSEMI logos are trademarks of GOWINSEMI and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders, as described at www.gowinsemi.com.cn. GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. All information in this document should be treated as preliminary. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.